Espressif Systems /ESP32-S3 /SENSITIVE /CORE_0_PIF_PMS_CONSTRAIN_12

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CORE_0_PIF_PMS_CONSTRAIN_12

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0CORE_0_PIF_PMS_CONSTRAIN_RTCSLOW_0_WORLD_0_L 0CORE_0_PIF_PMS_CONSTRAIN_RTCSLOW_0_WORLD_0_H 0CORE_0_PIF_PMS_CONSTRAIN_RTCSLOW_0_WORLD_1_L 0CORE_0_PIF_PMS_CONSTRAIN_RTCSLOW_0_WORLD_1_H

Description

Core0 access peripherals permission configuration register 12.

Fields

CORE_0_PIF_PMS_CONSTRAIN_RTCSLOW_0_WORLD_0_L

RTCSlow_0 memory low region permission in world 0 for core0.

CORE_0_PIF_PMS_CONSTRAIN_RTCSLOW_0_WORLD_0_H

RTCSlow_0 memory high region permission in world 0 for core0.

CORE_0_PIF_PMS_CONSTRAIN_RTCSLOW_0_WORLD_1_L

RTCSlow_0 memory low region permission in world 1 for core0.

CORE_0_PIF_PMS_CONSTRAIN_RTCSLOW_0_WORLD_1_H

RTCSlow_0 memory high region permission in world 1 for core0.

Links

() ()